# **ACPL-33JT** **BROADCOM**° Automotive 2.5 Amp Gate Drive Optocoupler with Integrated Flyback Controller for Isolated DC-DC Converter, Integrated IGBT Desat Over Current Sensing, Miller Current Clamping and UVLO Feedback # **Data Sheet** # **Description** The ACPL-33JT Automotive 2.5 Amp Gate Drive Optocoupler features integrated flyback controller for isolated DC-DC converter, IGBT desaturation sensing and fault feedback, Under-Voltage LockOut (UVLO) with soft-shutdown and fault feedback and active Miller current clamping. The fast propagation delay with excellent timing skew performance enables excellent timing control and efficiency. This full feature optocoupler comes in a compact, surface-mountable SO-16 package for space-savings, is suitable for traction power train inverter, power converter, battery charger, air-conditioner and oil pump motor drives in HEV and EV applications. Avago R2Coupler® isolation products provide reinforced insulation and reliability that delivers safe signal isolation critical in automotive and high temperature industrial applications. # **Functional Diagram** Figure 1 ACPL-33JT Functional Diagram ## **Features** - Qualified to AEC-Q100 Grade 1 Test Guidelines - Automotive temperature range: -40°C to +125°C - Integrated flyback controller for isolated DC-DC converter - Regulated output voltage: 16V - Peak output current: 2.5A max. - Miller clamp sinking current: 2A - Input supply voltage range: 4.5V to 5.5V - Common mode rejection (CMR): $> 50 \text{ kV/}\mu\text{s}$ at $V_{CM} = 1500 \text{V}$ - Propagation delay: 250 ns max. - Integrated fail-safe IGBT protection - Desat sensing, "soft" IGBT turn-off and fault feedback - Under voltage lock-out (UVLO) protection with feedback - High noise immunity - Miller current clamping - Direct LED input with low input impedance and low noise sensitivity - SO-16 package with 8-mm clearance and creepage - Regulatory approvals: - UL1577, CSA - IEC/EN/DIN EN 60747-5-5 # **Applications** - Automotive isolated IGBT/MOSFET inverter gate drive - Automotive DC-DC converter - AC and brushless DC motor drives - Hybrid and plug-in hybrid power train inverter - Uninterruptible power supplies (UPSs) #### **CAUTION** Take normal static precautions in handling and assembly of this component to prevent damage, degradation, or both, that might be induced by ESD. The components featured in this data sheet are not to be used in military or aerospace applications or environments. #### **Table 1 Ordering Information** | Part Number | Option (RoHS Compliant) | Package | Surface Mount | Tape and Reel | IEC/EN/DIN EN<br>60747-5-5 | Quantity | |-------------|-------------------------|---------|---------------|---------------|----------------------------|--------------| | ACPL-33JT | -500E | SO-16 | Х | Х | Х | 850 per reel | To order, choose a part number from the Part Number column and combine with the desired option from the Option column to form an order entry. #### Example: ACPL-33JT-500E to order product of SO-16 Surface Mount package in Tape and Reel packaging with IEC/EN/DIN EN 60747-5-5 Safety Approval in RoHS compliant. Option data sheets are available. Contact your Broadcom sales representative or authorized distributor for information. Figure 2 Package Outline Drawings (16-Lead Surface Mount) Dimensions in millimeters (inches). #### NOTE - Lead coplanarity = 0.10 mm (0.004 inches) max - Floating lead protrusion = 0.254 mm ([0.010 inches) max - Mold flash on each side = 0.254 mm (0.010 inches) max ## **Recommended Lead-free IR Profile** Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision). Non-halide flux should be used. # **Product Overview Description** The ACPL-33JT (shown in Figure 1) is a highly integrated power control device that incorporates all the necessary components for a complete, reliable, isolated IGBT gate drive circuit. It features a flyback controller for isolated DC-DC converter, a high current gate driver, Miller current clamping, IGBT desaturation sensing, IGBT soft shutdown (SSD), fault feeback and under voltage lock-out (UVLO) protection and feedback in a SO-16 package. Direct LED input allows flexible logic configuration and differential current mode driving with low input impedance, greatly increases its noise immunity. # **Package Pinout** ## Figure 3 Pin out of ACPL-33JT #### **Table 2 Pin Description** | Pin No. | Pin Name | Function | Pin No. | Pin Name | Function | |---------|----------|---------------------------------------------|---------|----------|---------------------------------------------| | 1 | VEE1 | Input IC common | 16 | VEE2 | Output IC common and IGBT emitter reference | | 2 | PGD | Primary gate drive for MOSFET | 15 | LED2+ | No connection, for testing only | | 3 | VCC1 | Input power supply | 14 | DESAT | Desaturation over current sensing | | 4 | COMP | Compensation network for Flyback Controller | 13 | SSD | Soft Shutdown | | 5 | /UVLO | VCC2 Under Voltage Lock-Out feedback | 12 | VCC2 | Output power supply | | 6 | /FAULT | Over current fault feedback | 11 | VO | Driver output to IGBT gate | | 7 | AN | Input LED anode | 10 | CLAMP | Miller current clamping output | | 8 | CA | Input LED cathode | 9 | VEE2 | Output IC common and IGBT emitter reference | # **Regulatory Information** The ACPL-33JT is approved by the following organizations: #### **Table 3 Regulatory Information** | UL | Approved under UL 1577, component recognition program up to VISO = 5000 VRMS. | |-------------------------|---------------------------------------------------------------------------------------| | CSA | Approved under CSA Component Acceptance Notice #5, File CA 88324. | | IEC/EN/DIN EN 60747-5-5 | Approved under: IEC 60747-5-5, EN 60747-5-5, DIN EN 60747-5-5, IEC/EN/DIN EN60747-5-5 | #### Table 4 IEC/EN/DIN EN 60747-5-5 Insulation Characteristics | Description | Symbol | Characterist ic | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------------------------------|-------------------| | Insulation Classification per DIN VDE 0110/1.89, Table 1 for rated mains voltage $\leq$ 150 $V_{rms}$ for rated mains voltage $\leq$ 300 $V_{rms}$ | | I – IV<br>I – IV | | | for rated mains voltage $\leq 500 V_{rm}^{s}$<br>for rated mains voltage $\leq 600 V_{rms}$<br>for rated mains voltage $\leq 1000 V_{rms}$ | | - V<br> - V<br> - II | | | Climatic Classification <sup>a</sup> | | 40/125/21 | | | Pollution Degree (DIN VDE 0110/1.89) | | 2 | | | Maximum Working Insulation Voltage | V <sub>IORM</sub> | 1230 | V <sub>PEAK</sub> | | Input to Output Test Voltage, Method b $V_{IORM} \times 1.875 = V_{PR}$ , 100% Production Test with $t_m = 1$ sec, Partial discharge $< 5$ pC | $V_{PR}$ | 2306 | V <sub>PEAK</sub> | | Input to Output Test Voltage, Method a $V_{IORM} \times 1.6 = V_{PR}$ , Type and Sample Test, $t_m = 10$ sec, Partial Discharge $< 5$ pC | $V_{PR}$ | 1968 | V <sub>PEAK</sub> | | Highest Allowable Overvoltage (Transient Overvoltage t <sub>ini</sub> = 60 sec) | V <sub>IOTM</sub> | 8000 | V <sub>PEAK</sub> | | | T <sub>S</sub><br>P <sub>S,INPUT</sub><br>P <sub>S,OUTPUT</sub> | 175<br>400<br>1200 | °C<br>mW<br>mW | | Insulation Resistance at $T_S$ , VIO = 500V | $R_S$ | > 10 <sup>9</sup> | Ohm | a. Climatic classification denotes minimum operating temperature/ maximum operating temperature/ humidity test duration. ## **NOTE** - 1. Isolation characteristics are guaranteed only within the safety maximum ratings which must be ensured by protective circuits in application. Surface mount classification is class A in accordance with CECCOO802. - 2. Refer to the optocoupler section of the Isolation and Control Components Designer's Catalog, under Product Safety Regulation section IEC 60747-5-5, EN/DIN EN 60747-5-5, for a detailed description of Method a and Method b partial discharge test profiles. #### **Table 5 Insulation and Safety Related Specifications** | Parameter | Symbol | Value | Units | Conditions | |------------------------------------------------------|--------|-------|-------|------------------------------------------------------------------------------------------------------------------------------------| | Minimum External Air Gap<br>(Clearance) | L(101) | 8.3 | mm | Measured from input terminals to output terminals, shortest distance through air. | | Minimum External Tracking<br>(Creepage) | L(102) | 8.3 | mm | Measured from input terminals to output terminals, shortest distance path along body. | | Minimum Internal Plastic Gap<br>(Internal Clearance) | | 0.5 | mm | Through insulation distance conductor to conductor, usually the straight line distance thickness between the emitter and detector. | | Tracking Resistance<br>(Comparative Tracking Index) | СТІ | >175 | Volts | DIN IEC 112/VDE 0303 Part 1 | | Isolation Group | | IIIa | | Material Group (DIN VDE 0110) | #### **Table 6 Absolute Maximum Ratings** | Parameter | Symbol | Min. | Max. | Units | Note | |----------------------------------------------------------|-----------------------------------------|------|-----------------------|-------|------| | Storage Temperature | T <sub>S</sub> | -55 | 150 | °C | | | Operating Temperature | T <sub>A</sub> | -40 | 125 | °C | | | Output IC Junction Temperature | T <sub>J</sub> | | 150 | °C | a | | Average Input Current | I <sub>F(AVG)</sub> | | 20 | mA | | | Peak Transient Input Current (<1 μs pulse width, 300pps) | I <sub>F(TRAN)</sub> | | 1 | A | | | Reverse Input Voltage | V <sub>R</sub> | | 6.0 | V | | | Input Supply Voltage <sup>b</sup> | V <sub>CC1</sub> – V <sub>EE1</sub> | -0.5 | 6.0 | V | | | Primary Gate Drive Voltage <sup>b</sup> | V <sub>PGD</sub> – V <sub>EE1</sub> | -0.5 | V <sub>CC1</sub> | V | | | COMP Pin Voltage <sup>b</sup> | V <sub>COMP</sub> – V <sub>EE1</sub> | -0.5 | V <sub>CC1</sub> | V | | | /UVLO Output Current <sup>c</sup> | I/UVLO | | 10 | mA | | | /UVLO Pin Voltage <sup>b</sup> | V/UVLO – V <sub>EE1</sub> | -0.5 | 6.0 | V | d | | /Fault Output Current <sup>C</sup> | I/FAULT | | 10 | mA | | | /Fault Pin Voltage <sup>b</sup> | V/FAULT – V <sub>EE1</sub> | -0.5 | 6.0 | V | d | | Output Supply Voltage <sup>b</sup> | V <sub>CC2</sub> – V <sub>EE2</sub> | -0.5 | 25 | V | | | Peak Output Current <sup>c</sup> | I <sub>O(peak)</sub> | | 2.5 | A | е | | Gate Drive Output Voltage b | V <sub>O(peak)</sub> – V <sub>EE2</sub> | -0.5 | V <sub>CC2</sub> +0.5 | V | | | Miller Clamping Pin Voltage <sup>b</sup> | V <sub>CLAMP</sub> – V <sub>EE2</sub> | -0.5 | V <sub>CC2</sub> +0.5 | V | f | | Desat Voltage <sup>b</sup> | V <sub>DESAT</sub> – V <sub>EE2</sub> | -0.5 | V <sub>CC2</sub> +0.5 | V | g | | Soft Shutdown Pin Voltage <sup>b</sup> | V <sub>SSD</sub> – V <sub>EE2</sub> | -0.5 | V <sub>CC2</sub> +0.5 | V | | | Output IC Power Dissipation | P <sub>O</sub> | | 600 | mW | a | | Input IC Power Dissipation | P <sub>I</sub> | | 150 | mW | a | a. Input IC power dissipation is derated linearly above 10 0°C from 15 0mW to 100 mW at 125 °C for high effective thermal conductivity board. Output IC power dissipation is derated linearly above 100 °C from 600 mW to 350 mW at 125 °C for high effective thermal conductivity board; see Figure 6. For power derating with low effective thermal conductivity board, see Figure 5. - b. Absolute maximum voltage ratings imply transistor off state. - c. Absolute maximum current ratings imply transistor on state. - d. Duration of absolute maximum voltage applied to /UVLO or /Fault pin during the internal MOS turns ON is limited to maximum 10 $\mu$ s with maximum 5% duty cycle. - e. Maximum pulse width=1 µs, maximum duty cycle=1%. - f. When CLAMP pin is turned on, maximum pulse width is limited to 1 μs, maximum duty cycle=2%. - g. Maximum pulse width=5 µs, maximum duty cycle=10%. **Table 7 Recommended Operating Conditions** | Parameter | Symbol | Min. | Max. | Units | Notes | |--------------------------------------|-------------------------------------|------|------|-------|-------| | Operating Temperature | T <sub>A</sub> | -40 | 125 | °C | | | Input IC Supply Voltage | V <sub>CC1</sub> | 4.5 | 5.5 | V | a | | Total Output IC Supply Voltage | V <sub>CC2</sub> – V <sub>EE2</sub> | 15.2 | 16.8 | V | b | | Input LED Turn on Current | I <sub>F(ON)</sub> | 10 | 16 | mA | | | Input LED Turn off Voltage (VAN–VCA) | V <sub>F(OFF)</sub> | -5.5 | 0.8 | V | | | Maximum PWM Duty Cycle | D <sub>MAX</sub> | | 50 | % | | | Input Pulse Width | t <sub>ON(LED)</sub> | 500 | | ns | | a. In most applications, $V_{CC1}$ will be powered up first (before $V_{CC2}$ ) and powered down last (after $V_{CC2}$ ). This is desirable for maintaining control of the IGBT gate. In applications where $V_{CC2}$ is powered up first, it is important to ensure that the input remains low until $V_{CC1}$ reaches the proper operating voltage to avoid any momentary instability at the output during $V_{CC1}$ ramp-up or ramp-down). # **Electrical Specifications** Unless otherwise specified, all Minimum/Maximum specifications are at recommended operating conditions, all voltages at input IC are referenced to $V_{EE1}$ , all voltages at output IC are referenced to $V_{EE2}$ . All typical values at $T_A = 25$ °C, $V_{CC1} = 5$ V, $V_{CC2} - V_{EE2} = 16$ V. **Table 8 Electrical Specifications** | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions | Fig. | Note | |------------------------------------------------------|-------------------------------------|----------|-------|-------|-------|-----------------------------|------|------| | DCDC Flyback Converter | <del>- '</del> | | | | | 1 | | | | VCC1 MOS Threshold | V <sub>CC1_MOSTH</sub> | 0.4 | 1.2 | 1.7 | V | I <sub>FAULT</sub> = 2.0 mA | | | | VCC1 Turn on Threshold | V <sub>CC1_TH</sub> | 3.7 | 4.0 | 4.3 | V | | | | | VCC1 Turn on Threshold Hysteresis | V <sub>CC1_TH_HYS</sub> | 0.05 | 0.3 | 0.5 | V | | | | | PWM Switching Frequency | f <sub>PWM</sub> | 100 | 150 | 190 | kHz | | | a | | Primary Gate Drive Rise Time | t <sub>rPGD</sub> | 3 | 16 | 40 | ns | C <sub>PGD</sub> = 1 nF | | | | Primary Gate Drive Fall Time | t <sub>fPGD</sub> | 3 | 14 | 40 | ns | C <sub>PGD</sub> = 1 nF | | | | Maximum PWM Duty Cycle | D <sub>MAX</sub> | 50 | 55 | 60 | % | | 8 | | | Regulated VCC2 Voltage | V <sub>CC2</sub> – V <sub>EE2</sub> | 15.2 | 16.0 | 16.8 | V | | | | | VCC2 Over Voltage Protection<br>Threshold | V <sub>OV_TH</sub> | 18.0 | 20.5 | 22.0 | V | | | | | VCC2 Over Voltage Protection<br>Threshold Hysteresis | V <sub>OV_TH_HYS</sub> | 0.4 | 0.8 | 1.2 | V | | | | | IC Supply Current | • | | | L | I | 1 | ı | -1 | | Input Supply Current | I <sub>CC1</sub> | | 4.7 | 6.2 | mA | V <sub>COMP</sub> = 0V | 10 | | | Output Supply Current | I <sub>CC2</sub> | 6.5 | 10.30 | 14.20 | mA | I <sub>F</sub> = 0 mA | 11 | | | Logic Input and Output | | <u> </u> | | | | 1 | ļ | -! | | LED Forward Voltage | V <sub>F</sub> | 1.25 | 1.55 | 1.85 | V | I <sub>F</sub> = 10 mA | 12 | | | LED Reverse Breakdown Voltage | V <sub>BR</sub> | 6.0 | 11 | | V | I <sub>F</sub> = 10 μA | | | | Input Capacitance | C <sub>IN</sub> | | 90 | | pF | | | b | b. 15.2V is the recommended minimum operating supply voltage (V<sub>CC2</sub> – V<sub>EE2</sub>) to ensure adequate margin in excess of the maximum V<sub>UVLO+</sub> threshold of 14.5V. ## **Table 8 Electrical Specifications (Continued)** | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions | Fig. | Note | |-----------------------------------------------------|-----------------------|-----------------------|-----------------------|------|-------|----------------------------------------------------------------------------|--------|------------------| | LED Turn on Current Threshold<br>Low-to-High | I <sub>TH+</sub> | 0.5 | 2.7 | 7.5 | mA | V <sub>O</sub> = 5V | 13 | | | LED Turn on Current Threshold<br>High-to-Low | I <sub>TH-</sub> | 0.3 | 2.3 | 7.0 | mA | $V_O = 5V$ | 13 | | | LED Turn on Current Hysteresis | I <sub>TH_HYS</sub> | | 0.4 | | mA | | | | | /FAULT Logic Low Output Current | I <sub>FAULT_L</sub> | 4 | 10 | 20 | mA | V <sub>FAULT</sub> = 0.4V | | | | /FAULT Logic High Output Current | I <sub>FAULT_H</sub> | | 0.01 | 2 | μΑ | V <sub>FAULT</sub> = 5V | | | | /UVLO Logic Low Output Current | I <sub>UVLO_L</sub> | 4 | 10 | 20 | mA | V <sub>UVLO</sub> = 0.4V | | | | /UVLO Logic High Output Current | IUVLO_H | | 0.01 | 2 | μΑ | V <sub>UVLO</sub> = 5V | | | | Gate Driver | I | | I | 1 | | | 1 | 1 | | High Level Output Current | I <sub>OH</sub> | | -1.7 | -0.5 | А | $V_O = V_{CC2} - 3 V$ | 14 | | | Low Level Output Current | I <sub>OL</sub> | 0.5 | 2.4 | | A | $V_O = V_{EE2} + 2.5V$ | 15 | | | High Level Peak Output Current | I <sub>OH_PEAK</sub> | | | -2 | A | $V_O = V_{CC2} - 14V$ | | С | | Low Level Peak Output Current | I <sub>OL_PEAK</sub> | 2 | | | Α | $V_O = V_{EE2} + 14V$ | | С | | High Level Output Voltage | V <sub>OH</sub> | V <sub>CC2</sub> -0.5 | V <sub>CC2</sub> -0.2 | | V | $I_0 = -100 \text{ mA}$ | | d <sub>,</sub> e | | Low Level Output Voltage | V <sub>OL</sub> | | 0.1 | 0.5 | V | I <sub>O</sub> = 100 mA | | | | IF to High Level Output Propagation<br>Delay Time | t <sub>PLH</sub> | 50 | 115 | 250 | ns | $Rg = 10\Omega$<br>Cg = 10 nF | 16, 21 | f | | IF to Low Level Output Propagation<br>Delay Time | t <sub>PHL</sub> | 50 | 150 | 300 | ns | f = 10 kHz<br>Duty Cycle = 50% | 16, 21 | g | | Pulse Width Distortion | PWD | -175 | 35 | 230 | ns | | | h, i | | Dead Time Distortion | DTD | -230 | -35 | 175 | ns | | | i, j | | VO 10% to 90% Rise Time | t <sub>R</sub> | 10 | 76 | 280 | ns | | | | | VO 90% to 10% Fall Time | t <sub>F</sub> | 10 | 41 | 280 | ns | | | | | Output High Level Common Mode<br>Transient Immunity | CM <sub>H</sub> | 30 | >50 | | kV/s | T <sub>A</sub> =25°C,<br>I <sub>F</sub> =10 mA,<br>V <sub>CM</sub> = 1500V | 23 | k | | Output Low Level Common Mode<br>Transient Immunity | CM <sub>L</sub> | 30 | >50 | | kV/s | $T_A = 25$ °C,<br>$I_F = 0$ mA,<br>$V_{CM} = 1500V$ | 24 | I | | Active Miller Clamp and Soft Shutdo | own | • | 1 | - | • | | • | 1 | | Low Level SSD Current During Fault Condition | I <sub>SSDLF</sub> | 90 | 150 | 210 | mA | $V_{SSD} = 14V$ | 17 | | | Clamp Threshold Voltage | $V_{TH\_CLAMP}$ | 1 | 2.1 | 3 | V | | | | | Clamp Low Level Sinking Current | I <sub>CLAMP</sub> | 0.5 | 2 | | А | $V_{CLAMP} = V_{EE2} + 2.5V$ | | | | V <sub>CC2</sub> UVLO Protection | | | | | 1 | 1 | • | 1 | | V <sub>CC2</sub> UVLO Threshold Low to High | V <sub>UVLO+</sub> | 12 | 13.4 | 14.5 | V | V <sub>O</sub> > 5V | | e m | | V <sub>CC2</sub> UVLO Threshold High to Low | V <sub>UVLO-</sub> | 10 | 11.3 | 12.5 | V | V <sub>O</sub> < 5V | | e n | | V <sub>CC2</sub> UVLO Hysteresis | V <sub>UVLO_HYS</sub> | 1.6 | 2.1 | 2.4 | V | | | | #### **Table 8 Electrical Specifications (Continued)** | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions | Fig. | Note | |------------------------------------------------|------------------------------|------|------|------|-------|------------------------------------------|--------|-----------| | V <sub>CC2</sub> to UVLO High Delay | t <sub>PLH_UVLO</sub> | | 9 | 20 | μs | | 30 | 0 | | V <sub>CC2</sub> to UVLO Low Delay | t <sub>PHL_UVLO</sub> | | 7 | 20 | μs | | 30 | р | | V <sub>CC2</sub> UVLO to VOUT High Delay | t <sub>UVLO_ON</sub> | | 5 | 6.5 | μs | | 30 | q | | V <sub>CC2</sub> UVLO to VOUT Low Delay | t <sub>UVLO_OFF</sub> | | 1.1 | 2 | μs | | 30 | r | | Desaturation Protection | | | | l | 1 | 1 | 1 | <u>.l</u> | | Desat Sensing Threshold | V <sub>DESAT</sub> | 6.65 | 7.0 | 7.35 | V | | 18 | | | Desat Charging Current | I <sub>CHG</sub> | 0.8 | 1.0 | 1.2 | mA | $V_{DESAT} = 0V,$<br>$V_{DESAT} = 6V$ | 19 | | | Desat Discharging Current | I <sub>DSCHG</sub> | 19 | 60 | 106 | mA | $V_{DESAT} = 7.5V$ | 20 | | | Desat Blanking Time | t <sub>DESAT(BLANKING)</sub> | 0.3 | 0.6 | 0.9 | μs | RSSD = $0 \Omega$<br>Cg= $10 \text{ nF}$ | 30 | S | | Desat Sense to 90% VGATE Delay | t <sub>DESAT(90%)</sub> | 0.05 | 0.2 | 0.5 | μs | | 22, 30 | t | | Desat Sense to 10% VGATE Delay | t <sub>DESAT(10%)</sub> | 0.5 | 1.2 | 2 | μs | | 22, 30 | u | | Desat to Low Level FAULT Signal Delay | t <sub>DESAT(FAULT)</sub> | | 4.4 | 8 | μs | | | V | | Output Mute Time due to Desaturation | t <sub>DESAT(MUTE)</sub> | 3 | 7.5 | 12 | ms | | 30 | w | | Time Input Kept Low Before Fault Reset to High | t <sub>DESAT(RESET)</sub> | 3 | 7.5 | 12 | ms | | 30 | х | - a. PWM switching frequency of primary gate drive (PGD) is dithered in a range of $\pm 6\%$ typically over 3.3 ms. - b. C<sub>IN</sub> is measured between pin 7 and pin 8 of the IC. - c. Maximum pulse width=1 µs, maximum duty cycle=1%. - d. Maximum pulse width = 1.0 ms, maximum duty cycle = 1%. - e. Once V<sub>OH</sub> of ACPL-33JT is allowed to go high (V<sub>CC2</sub> V<sub>EE2</sub> > V<sub>UVLO</sub>), the DESAT detection features of the ACPL-33JT will be the primary source of IGBT protection. Once V<sub>CC2</sub> exceeds V<sub>UVLO+</sub> threshold, DESAT will remain functional until V<sub>CC2</sub> is below V<sub>UVLO-</sub> threshold. Thus, the DESAT detection and UVLO features of the ACPL-33JT work in conjunction to ensure constant IGBT protection. - f. $t_{PlH}$ is defined as propagation delay from 50% of LED input $I_F$ to 50% of High level output. - g. $t_{PHL}$ is defined as propagation delay from 50% of LED input $I_F$ to 50% of Low level output. - h. Pulse Width Distortion (PWD) is defined as (t<sub>PHI</sub> t<sub>PI H</sub>) of any given unit. - i. As measured from $I_F$ to $V_O$ . - j. Dead Time Distortion (DTD) is defined as (t<sub>PLH</sub> t<sub>PHL</sub>) between any two ACPL-33JT under the same test conditions. - k. Common mode transient immunity in the output high state is the maximum tolerable $dV_{CM}/dt$ of the common mode pulse, $V_{CM}$ , to ensure that the output remains in the high state (that is, $V_O > 14V$ ). CM<sub>H</sub> specification is guaranteed by design and not subjected to production test. - I. Common mode transient immunity in the output low state is the maximum tolerable $dV_{CM}/dt$ of the common mode pulse, $V_{CM}$ , to ensure that the output remains in the low state (that is, $V_{CM} < 2.0V$ ). $CM_L$ specification is guaranteed by design and not subjected to production test. - m. This is the "increasing" (that is, turn-on or "positive going" direction) of $V_{CC2} V_{EE2}$ . - n. This is the "decreasing" (that is, turn-off or "negative going" direction) of $V_{CC2} V_{EE2}$ . - o. The delay time when $V_{CC2}$ exceeded UVLO+ threshold to 50% of /UVLO positive going edge. - p. The delay time when $V_{CC2}$ exceeded UVLO- threshold to 50% of /UVLO negative going edge. - q. The delay time when V<sub>CC2</sub> exceeded UVLO+ threshold to 50% of High level output. - r. The delay time when V<sub>CC2</sub> exceeded UVLO- threshold to 50% of Low level output. - s. The delay time for ACPL-33JT to respond to a DESAT fault condition without any external DESAT capacitor. - t. The amount of time from when DESAT threshold is exceeded to 90% of V<sub>GATE</sub> at mentioned test conditions. - The amount of time from when DESAT threshold is exceeded to 10% of V<sub>GATE</sub> at mentioned test conditions. - v. The amount of time from when DESAT threshold is exceeded to /Fault output Low -50% of $V_{CC1}$ voltage. - w. The amount of time when DESAT threshold is exceeded, Output is mute to LED input. - x. The amount of time when DESAT Mute time is expired, LED input must be kept Low for Fault status to return to High. **Table 9 Package Characteristics** | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions | |----------------------------|------------------|-----------------|------------------|------|-----------|---------------------------------------------| | Input-Output Momentary | | | | | | | | Withstand Voltage | V <sub>ISO</sub> | 5000 | | | $V_{RMS}$ | RH < 50%, t = 1 min., T <sub>A</sub> = 25°C | | Resistance (Input-Output) | R <sub>I-O</sub> | 10 <sup>9</sup> | 10 <sup>14</sup> | | Ω | V <sub>I-O</sub> = 500 Vdc | | Capacitance (Input-Output) | C <sub>I-O</sub> | | 0.8 | | pF | f = 1 MHz | # Thermal Resistance Model for ACPL-33JT The diagram for measurement is shown in Figure 4. This is a multi chip package with four heat sources, the effect of heating of one die due to the adjacent dice are considered by applying the theory of linear superposition. Here, one die is heated first and the temperatures of all the dice are recorded after thermal equilibrium is reached. Then, the second die is heated and all the dice temperatures are recorded and so on until the 4th die is heated. With the known ambient temperature, the die junction temperature and power dissipation, the thermal resistance can be calculated. The thermal resistance calculation can be cast in matrix form. This yields a 4 by 4 matrix for our case of four heat sources. Figure 4 Diagram of ACPL-33JT for Measurement | R11 | R12 | R13 | R14 | | P1 | | ΔΤ1 | |-----|-----|-----|-----|----|----|---|-----| | R21 | R22 | R23 | R24 | | P2 | | ΔΤ2 | | R31 | R32 | R33 | R34 | ١. | Р3 | = | ΔΤ3 | | R41 | R42 | R43 | R44 | | P4 | | ΔΤ4 | R<sub>11</sub>: Thermal Resistance of Die1 due to heating of Die1 (C/W) R<sub>12</sub>: Thermal Resistance of Die1 due to heating of Die2 (C/W)) R<sub>13</sub>: Thermal Resistance of Die1 due to heating of Die3 (C/W)) R<sub>14</sub>: Thermal Resistance of Die1 due to heating of Die4 (C/W)) R<sub>21</sub>: Thermal Resistance of Die2 due to heating of Die1 (C/W) R<sub>22</sub>: Thermal Resistance of Die2 due to heating of Die2 (C/W) R<sub>23</sub>: Thermal Resistance of Die2 due to heating of Die3 (C/W) R<sub>24</sub>: Thermal Resistance of Die2 due to heating of Die4 (C/W) R<sub>31</sub>: Thermal Resistance of Die3 due to heating of Die1 (C/W) R<sub>32</sub>: Thermal Resistance of Die3 due to heating of Die2 (C/W) R<sub>33</sub>: Thermal Resistance of Die3 due to heating of Die3 (C/W) R<sub>34</sub>: Thermal Resistance of Die3 due to heating of Die4 (C/W) R<sub>41</sub>: Thermal Resistance of Die4 due to heating of Die1 (C/W) $R_{42}$ : Thermal Resistance of Die4 due to heating of Die2 (C/W) R<sub>43</sub>: Thermal Resistance of Die4 due to heating of Die3 (C/W) R<sub>44</sub>: Thermal Resistance of Die4 due to heating of Die4 (C/W) P<sub>1</sub>: Power dissipation of Die1 (W) P<sub>2</sub>: Power dissipation of Die2 (W) P3: Power dissipation of Die3 (W) P<sub>4</sub>: Power dissipation of Die4 (W) T<sub>1</sub>: Junction temperature of Die1 due to heat from all dice (0 °C) T<sub>2</sub>: Junction temperature of Die2 due to heat from all dice (0 °C) T<sub>3</sub>: Junction temperature of Die3 due to heat from all dice (0 °C) T<sub>4</sub>: Junction temperature of Die4 due to heat from all dice (0 °C) Ta: Ambient temperature (°C) ΔT<sub>1</sub>: Temperature difference between Die1 junction and ambient (°C) ΔT<sub>2</sub>: Temperature deference between Die2 junction and ambient (°C) ΔT<sub>3</sub>: Temperature difference between Die3 junction and ambient (°C) ΔT<sub>4</sub>: Temperature deference between Die4 junction and ambient (°C) $$T_1 = (R_{11} \times P_1 + R_{12} \times P_2 + R_{13} \times P_3 + R_{14} \times P_4) + Ta$$ -----(1) $$T_2 = (R_{21} \times P_1 + R_{22} \times P_2 + R_{23} \times P_3 + R_{24} \times P_4) + Ta$$ ----- (2) $$T_3 = (R_{31} \times P_1 + R_{32} \times P_2 + R_{33} \times P_3 + R_{34} \times P_4) + Ta$$ ----- (3) $$T_4 = (R_{41} \times P_1 + R_{42} \times P_2 + R_{43} \times P_3 + R_{44} \times P_4) + Ta$$ -----(4) Measurement is done on low effective thermal conductivity board according to JEDEC Standard 51-3 and on high effective thermal conductivity board according to JEDEC Standard 51-7. **Table 10 Test Boards** | Test Board | Test Board<br>Conditions | Thermal Resistance | Power Dissipation Derating Chart | | | | | | | | |-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | Low effective thermal conductivity board Avago 76 mm × 76 mm | Single layer board for<br>signal<br>Outer layer: 2 oz.<br>copper thickness | R11 = 138°C/W<br>R12 = 87°C/W<br>R13 = 67°C/W<br>R14 = 87°C/W<br>R21 = 89°C/W<br>R22 = 241°C/W<br>R24 = 95°C/W<br>R31 = 73°C/W<br>R32 = 92°C/W<br>R33 = 117°C/W<br>R34 = 118°C/W<br>R41 = 86°C/W<br>R42 = 96°C/W<br>R44 = 225°C/W | Figure 5 PowerDerating Chart Using Low Effective Thermal Conductivity Board 700 600 80 90 100 100 100 100 100 100 100 100 100 | | | | | | | | | High effective thermal conductivity board Avaco 76 mm × 76 mm | 4-layer board that embodies two signal layers, a power plane and a ground plane Outer layers: 2 oz. copper thickness Inner layers: 1 oz. copper thickness | R11 = 78°C/W<br>R12 = 34°C/W<br>R13 = 23°C/W<br>R14 = 29°C/W<br>R21 = 37°C/W<br>R22 = 165°C/W<br>R24 = 31°C/W<br>R31 = 24°C/W<br>R32 = 33°C/W<br>R34 = 48°C/W<br>R41 = 32°C/W<br>R42 = 34°C/W<br>R42 = 34°C/W<br>R43 = 51°C/WR<br>R44 = 136°C/W | Input IC power dissipation is derated linearly above 65°C from 150 mW to 60 mW at 125°C. Output IC power dissipation is derated linearly above 65°C from 600 mW to 150 mW at 125°C. Figure 6 Power Derating Chart Using High Effective Thermal Conductivity Board 700 PI, Input IC PO, Output IC PO, Output IC Ta - Ambient Temperature - °C NOTE Input IC power dissipation is derated linearly above 100°C from 150 mW to 100 mW at 125°C. Output IC power dissipation is derated linearly above 100°C from 600 mW to 350 mW at 125°C. | | | | | | | | ## **Notes on Thermal Calculation** Application and environmental design for ACPL-33JT needs to ensure that the junction temperature of the internal ICs and LED within the gate driver optocoupler do not exceed 150°C. The following equations calculate the maximum power dissipation and corresponding effect on junction temperatures and can only be used as a reference for thermal performance comparison under specified PCB layout as shown above. The thermal resistance model shown here is not meant to and will not predict the performance of a package in an application-specific environment. # Calculation of Input IC Power Dissipation, P<sub>1</sub> ``` Input IC Power Dissipation (P_1) = P_{I(Static)} + P_{I(PGD)} ``` #### where $P_{I(Static)}$ – Static power dissipated by the input IC = $I_{CC1} \times V_{CC1}$ $P_{I(PGD)} - Switching \ power \ dissipated \ in \ the \ PGD \ pin = (V_{CC1} \times Q_{G\_ExtMOS} \times f_{PWM\_DCDC)} \times R_{O(MAX)} / (R_{O(MAX)} + R_{G\_PGD}) \times (R_$ QG ExtMOS - Gate charge of external MOSFET connected to PGD pin at supply voltage f<sub>PWM DCDC</sub> – DC-DC switching frequency $R_{O(MAX)}$ – Maximum PGD pin output impedance = 0.3V / 50 mA = 6 R<sub>G PGD</sub> - Gate resistance connected to PGD pin ## Example: ``` P_{I(Static)} = 6 \text{ mA} \times 5.5 \text{V} = 33 \text{ mW} ``` $PI_{(PGD)} = (5.5V \times 5 \text{ nC} \times 190 \text{ kHz}) \times 6\Omega / (6\Omega + 10\Omega) = 1.96 \text{ mW}$ $P_1 = 33 \text{ mW} + 1.96 \text{ mW} = 34.96 \text{ mW}$ # Calculation of Input LED Power Dissipation, P2 $Input \ LED \ Power \ Dissipation \ (P_2) = IF(LED) \ (Recommended \ Max.) \times V_{F(LED)} \ (at \ 125 ^{\circ}C) \times Duty \ Cycle$ Example: $P_2 = 16 \text{ mA} \times 1.25 \text{V} \times 50\% \text{ duty cycle} = 10 \text{ mW}$ # Calculation of Output IC Power Dissipation, P<sub>3</sub> Output IC Power Dissipation $(P_3) = P_{O(Static)} + P_{HS} + P_{LS}$ #### where $P_{O(Static)}$ – Static power dissipated by the output IC = $I_{CC2} \times V_{CC2}$ $P_{HS} - High \ side \ switching \ power \ dissipation \ at \ V_O \ pin = (V_{CC2} \times Q_G \times f_{PWM}) \times R_{OH(MAX)} / \left(R_{OH(MAX)} + R_{GH}\right) / 2 \times (R_{OH(MAX)} + R_{OH(MAX)}) / (R_{OH(MAX)} + R_{OH(MAX)} + R_{OH(MAX)}) / (R_{OH(MAX)} R_{OH(MAX)} + R_{OH(MAX)}) / (R_{OH(MAX)} + R_{OH(MAX)} + R_{OH(MAX)}) / (R_{OH(MAX)} + R_{OH(MAX)} + R_{OH(MAX)}) / (R_{OH(MAX)} + R_{OH(MAX)} + R_{OH(MAX)}) / (R_{OH(MAX)} + R_{OH(MAX)} + R_{OH(MAX)}) / (R_{OH(MAX)} + R_{OH(MAX)} + R_{OH(MAX)} + R_{OH(MAX)}) / (R_{OH(MAX)} + R_{OH(MAX)} + R_{OH(MAX)}) / (R_{OH(MAX)} + R_{OH(MAX)} + R_{OH(MAX)}) / (R_{OH(MAX)} + R_{OH(MAX)} + R_{OH(MAX)}) / (R_{OH(MAX)} + R_{OH(MAX)} + R_{OH(MAX)}) / (R_{OH(MAX)} + R_{OH(MAX)} + R_{OH(MAX)}) / (R_{OH(MAX)} + R_{OH(MAX)} R_$ $P_{LS} - Low \ side \ switching \ power \ dissipation \ at \ V_O \ pin = (V_{CC2} \times Q_G \times f_{PWM}) \times R_{OL(MAX)} / \left(R_{OL(MAX)} + R_{GL}\right) / \ 2$ Q<sub>G</sub> – IGBT gate charge at supply voltage f<sub>PWM</sub> – Input LED switching frequency $R_{OH(MAX)}$ – Maximum high side output impedance – $(V_{CC2} - V_{OH(MIN)}) / I_{OH(MIN)}$ R<sub>GH</sub> – Gate charging resistance $R_{OL(MAX)}$ – Maximum low side output impedance – $V_{OL(MAX)}$ / $I_{OL(MIN)}$ R<sub>GL</sub> – Gate discharging resistance #### Example: ``` \begin{split} R_{OH(MAX)} &= (V_{CC2} - V_{OH(MIN))} \, / \, I_{OH(MIN)} = 3.0 V \, / \, 0.5 A = 6.0 \Omega \\ R_{OL(MAX)} &= V_{OL(MAX)} \, / \, I_{OH(MIN)} = 2.5 V \, / \, 0.5 A = 5.0 \Omega \\ P_{HS} &= (16 V \times 1 \mu C \times 10 \text{ kHz}) \times 6.0 \Omega \, / \, (6.0 \Omega + 10 \Omega) \, / \, 2 = 30 \text{ mW} \\ P_{LS} &= (16 V \times 1 \, \mu C \times 10 \text{ kHz}) \times 5.0 \Omega \, / \, (5.0 \Omega + 10 \Omega) \, / \, 2 = 26.7 \text{ mW} \\ P_{3} &= 14.2 \text{ mA} \times 16 V + 30 \text{ mW} + 26.7 \text{ mW} = 283.9 \text{ mW} \end{split} ``` # Calculation of LED2 Power Dissipation, P4 LED2 Power Dissipation ( $P_4$ ) = $I_{F(LED2)}$ (Design Max.) $\times$ $V_{F(LED2)}$ (at 125°C) $\times$ Duty Cycle Example: $P_4 = 16 \text{ mA} \times 1.25 \text{V} \times 50\% \text{ duty cycle} = 10 \text{ mW}$ Calculation of Junction Temperature for High Effective Thermal Conductivity Board: $$\label{eq:local_problem} \begin{split} &\text{Input IC Junction Temperature} = (78^{\circ}\text{C/W} \times \text{P}_1 + 34^{\circ}\text{C/W} \times \text{P}_2 + 23^{\circ}\text{C/W} \times \text{P}_3 + 29^{\circ}\text{C/W} \times \text{P}_4) + \text{Ta} \\ &\text{Input LED Junction Temperature} = (37^{\circ}\text{C/W} \times \text{P}_1 + 165^{\circ}\text{C/W} \times \text{P}_2 + 32^{\circ}\text{C/W} \times \text{P}_3 + 31^{\circ}\text{C/W} \times \text{P}_4) + \text{Ta} \\ &\text{Output IC Junction Temperature} = (24^{\circ}\text{C/W} \times \text{P}_1 + 33^{\circ}\text{C/W} \times \text{P}_2 + 59^{\circ}\text{C/W} \times \text{P}_3 + 48^{\circ}\text{C/W} \times \text{P}_4) + \text{Ta} \\ &\text{LED2 Junction Temperature} = (32^{\circ}\text{C/W} \times \text{P}_1 + 34^{\circ}\text{C/W} \times \text{P}_2 + 51^{\circ}\text{C/W} \times \text{P}_3 + 136^{\circ}\text{C/W} \times \text{P}_4) + \text{Ta} \\ &\text{LED2 Junction Temperature} = (32^{\circ}\text{C/W} \times \text{P}_1 + 34^{\circ}\text{C/W} \times \text{P}_2 + 51^{\circ}\text{C/W} \times \text{P}_3 + 136^{\circ}\text{C/W} \times \text{P}_4) + \text{Ta} \\ &\text{LED3 Junction Temperature} = (32^{\circ}\text{C/W} \times \text{P}_1 + 34^{\circ}\text{C/W} \times \text{P}_2 + 51^{\circ}\text{C/W} \times \text{P}_3 + 136^{\circ}\text{C/W} \times \text{P}_4) + \text{Ta} \\ &\text{LED4 Junction Temperature} = (32^{\circ}\text{C/W} \times \text{P}_1 + 34^{\circ}\text{C/W} \times \text{P}_2 + 51^{\circ}\text{C/W} \times \text{P}_3 + 136^{\circ}\text{C/W} \times \text{P}_4) + \text{Ta} \\ &\text{LED5 Junction Temperature} = (32^{\circ}\text{C/W} \times \text{P}_1 + 34^{\circ}\text{C/W} \times \text{P}_2 + 51^{\circ}\text{C/W} \times \text{P}_3 + 136^{\circ}\text{C/W} \times \text{P}_4) + \text{Ta} \\ &\text{LED5 Junction Temperature} = (32^{\circ}\text{C/W} \times \text{P}_1 + 34^{\circ}\text{C/W} \times \text{P}_2 + 51^{\circ}\text{C/W} \times \text{P}_3 + 136^{\circ}\text{C/W} \times \text{P}_4) + \text{Ta} \\ &\text{LED5 Junction Temperature} = (32^{\circ}\text{C/W} \times \text{P}_1 + 34^{\circ}\text{C/W} \times \text{P}_2 + 51^{\circ}\text{C/W} \times \text{P}_3 + 136^{\circ}\text{C/W} \times \text{P}_4) + \text{Ta} \\ &\text{LED6 Junction Temperature} = (32^{\circ}\text{C/W} \times \text{P}_1 + 34^{\circ}\text{C/W} \times \text{P}_2 + 51^{\circ}\text{C/W} \times \text{P}_3 + 136^{\circ}\text{C/W} \times \text{P}_4) + \text{Ta} \\ &\text{LED6 Junction Temperature} = (32^{\circ}\text{C/W} \times \text{P}_1 + 34^{\circ}\text{C/W} \times \text{P}_2 + 51^{\circ}\text{C/W} \times \text{P}_3 + 136^{\circ}\text{C/W} \times \text{P}_4) + \text{Ta} \\ &\text{LED6 Junction Temperature} = (32^{\circ}\text{C/W} \times \text{P}_1 + 34^{\circ}\text{C/W} \times \text{P}_2 + 51^{\circ}\text{C/W} \times \text{P}_3 + 136^{\circ}\text{C/W} \times \text{P}_4) + \text{Ta} \\ &\text{LED6 Junction Temperature} = (32^{\circ}\text{C/W} \times \text{P}_1 + 34^{\circ}\text{C/W} \times \text{P}_2 + 51^{\circ}\text{C/W} \times \text{P}_3 + 136^{\circ}\text{C/W} \times \text{P}_4) + \text{Ta} \\ &\text{LED7 Junction Temperature} = (32^{\circ}\text{C/W} \times \text{P}_1 + 34$$ # **Printed Circuit Board Layout Considerations** Care must be taken while designing the layout of printed circuit board (PCB) for optimum performance. Adequate spacing should always be maintained between the high voltage isolated circuitry and any input referenced circuitry. The same minimum spacing between two adjacent high-side isolated regions of the printed circuit board must be maintained as well. Insufficient spacing will reduce the effective isolation and increase parasitic coupling that will degrade CMR performance. The placement and routing of supply bypass capacitors requires special attention. During switching transients, the majority of the gate charge is supplied by the bypass capacitors. Maintaining short bypass capacitor trace lengths will ensure low supply ripple and clean switching waveforms. Bypass capacitors should be placed closely in between these pins: $V_{CC1}$ (pin 3) to $V_{EE1}$ (pin 1) and $V_{CC2}$ (pin 12) to $V_{EE2}$ (pin 9). Ground plane connections are necessary for $V_{EE1}$ and $V_{EE2}$ in order to achieve maximum power as the ACPL-33JT is designed to dissipate the majority of heat generated through these pins. Actual power dissipation will depend on the application environment (PCB layout, airflow, part placement, and so on). **Figure 7 PCB Layout Considerations** # **Typical Performance Plots** Figure 8 PWM Duty Cycle vs. V<sub>COMP</sub> Figure 10 I<sub>CC1</sub> vs. Temperature Figure 12 I<sub>F</sub> vs. V<sub>F</sub> Figure 9 I<sub>COMP</sub> vs. Supply Voltage Figure 11 I<sub>CC2</sub> vs. Temperature Figure 13 I<sub>TH</sub> vs. Temperature Figure 14 V<sub>OH</sub> vs. I<sub>OH</sub> Figure 15 V<sub>OL</sub> vs. I<sub>OL</sub> Figure 16 T<sub>P</sub> vs. Temperature Figure 17 I<sub>SSD</sub> vs. V<sub>SSD</sub> Figure 18 $V_{DESAT}$ Threshold vs. Temperature Figure 19 I<sub>CHG</sub> vs. Temperature Figure 20 $I_{DSCHG}$ vs. Temperature Figure 21 Propagation Delay Test Circuit Figure 22 $t_{DESAT}(90\%)$ and $t_{DESAT}(10\%)$ Test Circuit Figure 23 CMR $V_0$ High Test Circuit Figure 24 CMR $V_O$ Low Test Circuit **Table 11 Internal Connection Equivalent Circuits** | Pin No. | Pin Name | Equivalent Circuits | Note | | | | |---------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--|--| | 1 | V <sub>EE1</sub> | ①——→ | Input Common/GND | | | | | 2 | PGD | VCC1 Sover the state of sta | | | | | | 3 | V <sub>CC1</sub> | 3<br>5V ESD \$\frac{1}{4}\$ | | | | | | 4 | COMP | 4 SV MOS VCC1 VBIAS VBIAS VCC1 VBIAS | 5 | | | | | 5 | /UVLO | 5V ESD 5V MOS 5V MOS | | | | | | 6 | /FAULT | SV ESD 5V MOS 5V MOS | | | | | **Table 11 Internal Connection Equivalent Circuits (Continued)** | Pin No. | Pin Name | Equivalent Circuits | Note | |---------|---------------------------------------|-----------------------------------------------------------|---------------| | 7, 8 | Input LED<br>7 – Anode<br>8 – Cathode | (7) LED<br>(8) | | | 9 | V <sub>EE2</sub> | 9 | Output Common | | 10 | CLAMP | High Voltage Diode CONTROL High Voltage ESD DMOS VEE2 | | | 11 | Vo | DMOS Body Diode 11 Body Diode VEE2 | | | 12 | V <sub>CC2</sub> | High Voltage VEE2 | | | 13 | SSD | VCC2 High Voltage ESD High Voltage ESD VEE2 | | **Table 11 Internal Connection Equivalent Circuits (Continued)** # **Typical Application/Operation** #### **Introduction to Fault Detection and Protection** The power stage of a typical three-phase inverter is susceptible to several types of failures, most of which are potentially destructive to the power IGBTs. These failure modes can be grouped into four basic categories: phase or rail supply short circuits due to user misconnect or bad wiring; control signal failures due to noise or computational errors; overload conditions induced by the load; and component failures in the gate drive circuitry. Under any of these fault conditions, the current through the IGBTs can increase rapidly, causing excessive power dissipation and heating. The IGBTs become damaged when the current load approaches the saturation current of the device, and the collector-to-emitter voltage rises from saturation region to desaturation (active) region. The drastically increased power dissipation very quickly overheats the power device and destroys it. To prevent damage to the drive, fault protection must be implemented to reduce or turn off the over current during a fault condition. A circuit providing fast local fault detection and shutdown is an ideal solution, but the number of required components, board space consumed, cost, and complexity have until now limited its use to high performance drives. The features that this circuit must have are high speed, low cost, low resolution, low power dissipation, and small size. The ACPL-33JT satisfies these criteria by combining a high speed, high output current driver, high voltage optical isolation between the input and output, local IGBT desaturation detection and shutdown, and optically isolated fault and UVLO status feedback signal into a single 16-pin surface mount package. The fault detection method, which the ACPL-33JT has adopted, is to monitor the saturation (collector) voltage of the IGBT and to trigger a local fault shutdown sequence if the collector voltage exceeds a predetermined threshold. A small gate discharge device slowly reduces the high short circuit IGBT current to prevent damaging voltage spikes. Before the dissipated energy can reach destructive levels, the IGBT is shut off. During the off-state of the IGBT, the fault detect circuitry is simply disabled to prevent false 'fault' signals. The alternative protection scheme of measuring IGBT current to prevent desaturation is effective if the short circuit capability of the power device is known, but this method will fail if the gate drive voltage decreases enough to only partially turn on the IGBT. By directly measuring the collector voltage, the ACPL-33JT limits the power dissipation in the IGBT, even with insufficient gate drive voltage. Another more subtle advantage of the desaturation detection method is that power dissipation in the IGBT is monitored, while the current sense method relies on a preset current threshold to predict the safe limit of operation. Therefore, an overly conservative over current threshold is not needed to protect the IGBT. #### **Typical Application Circuit** The ACPL-33JT has non-inverting gate control inputs, an open collector fault, and UVLO outputs suitable for wired 'OR' applications. The application circuit shown in Figure 25 illustrates a typical gate drive implementation using the ACPL-33JT. The two supply bypass capacitors (1 $\mu$ F and 20 $\mu$ F) provide filtering and the large transient currents necessary during a switching transition. The Desat diode and 220 pF blanking capacitor are the necessary external components for the fault detection circuitry. The gate resistor ( $R_{G_ON}$ and $R_{G_OFF}$ ) serves to limit gate charge and discharge current and indirectly controls the IGBT collector voltage rise and fall times. The open collector fault and UVLO outputs have a passive 10 k $\Omega$ pull-up resistor and a 330 pF filtering capacitor. Vin\* = 6V - 24V MBRS1100 Regulated V <sub>CC2</sub> = 16V 10uF 20uF MBRS1100 DC/DC BUK98150-55A HV VEE1 VEE2 R<sub>G ON</sub> -200kΩ 220pF 150pF PGD LED2+ MURA160T3 DC +5V VCC1 DESAT 1kΩ COMP SSD 10ΚΩ ≶10ΚΩ≶ PBSS4041NX /UVLO VCC2 10Ω uC /FAULT V0 IGRT IF 130Ω 1uF 330pF 330pF AN CLAMP 10Ω PBSS4041PX 130Ω CA VEE2 50Ω ACPL-33JT 500 PBSS4041PX $R_{\,G\_OFF}$ PRSS4041P) **Figure 25 Typical Application Circuit with External Components** **NOTE** Component value subject to change with varying application requirements. \*Vin range is dependent on transformer design. ## **Operation of Integrated Flyback Controller** The primary control block implements direct duty cycle control logics for line and load regulation. The primary gate drive (PGD) pin is connected to external MOSFET to switch the primary winding current. Secondary output voltage $V_{CC2}$ is sensed and fed back to the primary control circuits. $V_{CC2}$ over voltage can be detected and the primary gate is turned off to protect secondary overvoltage failure. The maximum PWM duty cycle is designed to be around 55% to ensure discontinuous operation mode under a high load condition. For a complete isolated DC-DC converter, connect a discrete transformer to ACPL-33JT, as in Figure 25. Keep the LED off when you are powering up $V_{CC1}$ . To ensure proper operation of the DC-DC converter, a fast $V_{CC1}$ rise time ( $\leq$ 5 ms) is preferred for a soft start function to control the inrush current. The average PWM switching frequency of the primary gate drive (PGD) is dithered typically in a range of $\pm 6\%$ , typically over 3.3 ms. This frequency dithering feature helps to achieve better EMI performance by spreading the switching and its harmonics over a wider band. #### **Reference DC-DC Circuit** Figure 25 shows a reference circuit for DC-DC flyback conversion including the compensation network at pin 4, COMP. This compensation network is referenced to a nominal transformer of Lp = 7 $\mu$ H, Ls=86 $\mu$ H. For Vin = 6V to 24V, this circuit will nominally support a secondary-side load of up to 90 mA (including I<sub>CC2</sub>) at the regulated V<sub>CC2</sub> voltage. Users must further characterize the DC-DC flyback conversion across their target operating conditions and chosen components to ensure that the required load can be supported. ## **Soft Start Operation** ACPL-33JT is designed with built-in soft start feature. Once $V_{CC1}$ is higher than $V_{CC1\_TH}$ , the built-in soft start circuit starts to function. Typical soft start timing is 10.5 ms, where a typical 3 $\mu$ A soft start current ( $I_{COMP}$ ) charges up the compensation network through the $V_{COMP}$ pin and gradually increases the $V_{COMP}$ voltage to the correct working level. IC exits soft start after 10.5 ms and goes into the transition period, where $I_{COMP}$ is increased to typical 6 $\mu$ A for 3.3 ms. Following that, IC goes into normal regulation where ICOMP is increased to typical 10 $\mu$ A. The soft start feature helps to reduce the inrush current. See Figure 26 for $V_{CC1}$ and $V_{CC2}$ start up profiles. Figure 26 Operation of Integrated DCDC Flyback Controller **NOTE** V<sub>SAW</sub> is IC internal signal and cannot be measured externally. #### **Power Up Behavior** Figure 27 describes the power up behavior of typical application circuit showed in Figure 25. The power up behavior of ACPL-33JT can be divided into three regions: - Non operation region where $V_{CC1}$ is less than $V_{CC1 \text{ MOSTH}}$ of 1.2V typical. - Initial operation region where $V_{CC1}$ is more than typical 1.2V and less than $V_{CC1\_TH}$ voltage. At this region, ACPL-33JT acknowledges $V_{CC1}$ is below the $V_{CC1\_TH}$ , and pulls the UVLO and Fault pins Low. - Active operation region where V<sub>CC1</sub> exceeds V<sub>CC1\_TH</sub>. The primary gate drive (PGD) starts to work and regulates V<sub>CC2</sub> to the typical 16V. The fault pin will be released from the initial pull down; the UVLO pin will continue to be pulled down until V<sub>CC2</sub> reaches the UVLO+ threshold. Figure 27 Power Up Behavior of Typical Circuit # **Output Control and Status Flags** The outputs ( $V_O$ , SSD, /FAULT and /UVLO) of the ACPL-33JT are controlled by the combination of $V_{CC2}$ , input LED current ( $I_F$ ) and IGBT desaturation condition. The following table shows the logic truth table for these outputs. **Table 12 ACPL-33JT Output Control** | <b>6</b> 1 | | lı | nput | | Output | | | | | | |-----------------------------|------------------|-----------------------------------|------|-------|----------------|------------|--------|-------|--|--| | Conditions | V <sub>CC1</sub> | V <sub>CC1</sub> V <sub>CC2</sub> | | Desat | v <sub>o</sub> | SSD | /FAULT | /UVLO | | | | VCC1 Under Voltage | Low | High Low Low | | Low | Low | Low High-Z | | Low | | | | | Low | High | High | Low | High | High-Z | Low | Low | | | | VCC2 UVLO | Low | Low | Х | Х | Low | High-Z | Low | Low | | | | | High | Low | Х | Х | Low | High-Z | High | Low | | | | Over Current (Desaturation) | Low | High | Low | High | Low | High-Z | Low | Low | | | | | Low | High | High | High | High-Z | Low | Low | Low | | | | | High | High | Low | High | Low | High-Z | High | High | | | | | High | High | High | High | High-Z | Low | Low | High | | | | Normal switching | High | High | Low | Low | Low | High-Z | High | High | | | | | High | High | High | Low | High | High-Z | High | High | | | **NOTE** The logic level is defined by the respective threshold of each function pin. VCC1 logic threshold refers to VCC1\_TH. /FAULT and /UVLO pins are pulled up with a 10 k $\Omega$ resistor. # **DESAT Fault Detection Blanking Time** After the IGBT is turned on, the DESAT fault detection circuitry must remain disabled for a short time period to allow the collector voltage to fall below the DESAT threshold. This time period, called the total DESAT blanking time, is controlled by the both internal DESAT blanking time t<sub>DESAT(BLANKING)</sub> and external blanking time, determined by the internal charge current, the DESAT voltage threshold, and the external DESAT capacitor. The total blanking time is calculated in terms of internal blanking time ( $t_{DESAT(BLANKING)}$ ), external capacitance ( $C_{BLANK}$ ), FAULT threshold voltage ( $V_{DESAT}$ ), and DESAT charge current ( $l_{CHG}$ ) as: Total DESAT blanking time, $t_{BLANK} = t_{DESAT(BLANKING)} + C_{BLANK} \times V_{DESAT} / I_{CHG}$ # **Description of Gate Driver and Miller Clamping** The gate driver is directly controlled by the LED current. When LED current is driven high the output of ACPL-33JT is capable of delivering 2.5 A sourcing current to drive the IGBT's gate. While LED is switched off the gate driver can provide 2.5A sinking current to switch the gate off fast. Additional miller clamping pull-down transistor is activated when output voltage reaches about 2V with respect to V<sub>EE2</sub> to provide low impedance path to miller current as shown in Figure 28. Figure 28 Gate Drive Signal Behavior # Description of Under Voltage Lock Out Insufficient gate voltage to IGBT can increase turn on resistance of IGBT, resulting in large power loss and IGBT damage due to high heat dissipation. ACPL-33JT monitors the output power supply constantly. When output power supply is lower than under voltage lockout (UVLO) threshold gate driver output will shut off to protect IGBT from low voltage bias. During power up, the UVLO feature forces the QCPL33JT's output low to prevent unwanted turn-on at lower voltage. Figure 29 Circuit Behaviors at Power Up and Power Down ## **Description of Over-Voltage Protection** If VCC2 is greater than the $V_{CC2}$ Over-Voltage Protection threshold, the primary gate drive (PGD) pin on the primary side shuts down and the DC-DC flyback conversion is stopped. Once $V_{CC2}$ goes below the $V_{CC2}$ over-voltage protection threshold, the primary gate drive (PGD) starts to regulate again. There is no feedback status for this protection feature. # **During a Short Circuit** - 1. DESAT terminal monitors IGBT's VCE voltage. - 2. When the voltage on the DESAT terminal exceeds 7V, the IGBT gate voltage (V<sub>GATE</sub>) is slowly lowered by soft shutdown (SSD) pin. Output driver, V<sub>O</sub> enters into high impedance state. - 3. Output driver VO ignores all PWM commands during mute time (t<sub>DESAT(MUTE)</sub>). - 4. /FAULT output goes low, notifying the microcontroller of the fault condition. - 5. Microcontroller takes appropriate action. - 6. When t<sub>DESAT(MUTE)</sub> expires, the LED input need to be kept low for t<sub>DESAT(RESET)</sub> before fault condition can be cleared. /FAULT status will return to high and SSD output will return to high impedance state. - 7. Output $(V_0)$ starts to respond to LED input after fault condition is cleared. Figure 30 Circuit Behaviors During Desaturation Event # **Additional Application Information on Isolated DC-DC Converter** The flyback converter uses direct duty cycle control in discontinuous mode. The output voltage is fed back through integrated optocoupler as shown in Figure 31. Figure 31 IGBT Gate Driver with Integrated Flyback Controller A few immediate benefits of this topology can be observed. - Output voltage is regulated gate by gate with integrated feedback. - Isolation boundary is well aligned with gate driver resulting concise PCB layout. - Primary gate is used to switch the external MOS (MSW) and this provides flexibility in power design. - Less discrete components are used and easy to design. # **Feedback Control Loop** Isolated flyback converter is essentially a feedback control loop, whose loop dynamics must be carefully designed to ensure loop stability. Figure 32 shows a detailed block diagram of Broadcom's isolated flyback converter architecture. The feedback loop can be broken at duty cycle control voltage node $V_{COMP}$ . The forward path includes path from $V_{COMP}$ to $V_{CCQ}$ . The feedback path includes path from $V_{CCQ}$ to $V_{COMP}$ .. Figure 32 Block Diagram of Broadcom's Isolated Flyback Converter # Feedback Propagation Delay from $V_{CC2}$ to $V_{COMP}$ If total propagation delay from $V_{CC2}$ to the charge pump switches is $\tau$ , the feedback block diagram can be simplified as a zero delay PWM generator circuit whose output is the $I_{COMP}$ current and a digital delay (transport delay) block. Figure 33 Simplified Block of Total Feedback Delay from $V_{CC2}$ to $V_{COMP}$ Equivalent small signal model of feedback GM is H\_FBGM (s) = gm / ((s + 1) / $\tau$ )) Where gm is the transconductance gain from $V_{CC2}$ to Charge Pump Output and $\tau$ is the propagation delay. In S-domain, transport delay is transformed to the following Laplace transform, H(S) = e-st. If t is small compared to the loop bandwidth of interest, then e-st $\approx 1$ / (s + 1 / $\tau$ ). This is true and good approximation if the PWM frequency is also >> Loop Bandwidth. From simulation, the propagation delay is in the 0.5 µs range and therefore the equivalent pole added to the system is the MHz region which is many orders higher than the design loop bandwidth. The effects of this high order pole for purpose of phase and gain margin can therefore be safely ignored. # **Description of Charge Pump Circuit Block** Figure 34 shows the charge pump circuit block. The net output current of the COMP pin is determined by the turn-on duty difference of SW1 and SW2. If the duty of SW1 and SW2 is 50% each, there will be zero net ICOMP. Figure 34 Charge Pump Circuit Block Table 13 Simulation of Key Parameters in the Feedback GM Path | • | | | | | | |-------------------------------------------------|--------|-------|-------|-------|-----------------------------------------------------------------------------------------------| | Parameter | Min. | Тур. | Max. | Units | Simulation Conditions | | Feedback Propagation Delay | 387 | 450 | 540 | ns | Wafer process corner simulation for $-40 ^{\circ}\text{C} \le T_{J} \le 150 ^{\circ}\text{C}$ | | Feedback GM, $(\Delta I_{comp}/\Delta V_{CC2})$ | -0.772 | -1.17 | -1.75 | μA/V | Wafer process corner simulation for $-40 ^{\circ}\text{C} \le T_{J} \le 150 ^{\circ}\text{C}$ | | Feedback Resistor Ratio | 0.163 | 0.164 | 0.165 | _ | Wafer process corner simulation with ± 3 sigma | | Feedback Ramp Generator Saw Tooth<br>Frequency | 159 | 185 | 209 | kHz | Wafer process corner simulation for $-40 ^{\circ}\text{C} \le T_{J} \le 150 ^{\circ}\text{C}$ | # **Loop Bandwidth and Phase Margin** The close loop feedback control system can be represented in small signal model as shown in Figure 35. Figure 35 Small Signal Model of Flyback Converter Loop Close loop bandwidth and phase margin can be easily found out by running AC simulation on this circuit. Table 14 shows an example of AC simulation result. Table 14 Close Loop Bandwidth and Phase Margin Simulation. Conditions Rs = 200 kOhm, Cs = 22 nF, Cp = 100 pF | Corner | GM | R_Ratio | Vin | Ro | Loop<br>Band<br>Width | Phase<br>Margin | Vbg | eff | Lp | fs | Vcc2 | lo | Gtrxm | Gcomp | |------------|--------|---------|-----|-------|-----------------------|-----------------|------|-----|----|-----|------|-----|--------|--------| | | μA/V | | Vin | kOhm | Hz | degree | V | % | uH | kHz | v | mA | A/V | μA/V | | Tj =- 40°C | | | | | | | | | | | | | | | | Fast | -1.75 | 0.164 | 8 | 1.6 | 123 | 40.7 | 2.75 | 75% | 7 | 150 | 16 | 10 | 0.0435 | -10.67 | | | -1.75 | 0.164 | 8 | 0.125 | 419 | 90.7 | 2.75 | 75% | 7 | 150 | 16 | 128 | 0.1555 | -10.67 | | Plot#1 | -1.75 | 0.164 | 12 | 1.6 | 182 | 40.5 | 2.75 | 75% | 7 | 150 | 16 | 10 | 0.0652 | -10.67 | | Plot#2 | -1.75 | 0.164 | 12 | 0.125 | 649 | 82.6 | 2.75 | 75% | 7 | 150 | 16 | 128 | 0.2332 | -10.67 | | | -1.75 | 0.164 | 18 | 1.6 | 273 | 40.9 | 2.75 | 75% | 7 | 150 | 16 | 10 | 0.0978 | -10.67 | | | -1.75 | 0.164 | 18 | 0.125 | 945 | 84.5 | 2.75 | 75% | 7 | 150 | 16 | 128 | 0.3499 | -10.67 | | Tj = 25°C | | | • | • | | | | • | 1 | | • | • | | ' | | Typical | -1.17 | 0.164 | 8 | 1.6 | 86 | 40.7 | 2.75 | 75% | 7 | 150 | 16 | 10 | 0.0435 | -7.13 | | | -1.17 | 0.164 | 8 | 0.125 | 282 | 93.9 | 2.75 | 75% | 7 | 150 | 16 | 128 | 0.1555 | -7.13 | | Plot#3 | -1.17 | 0.164 | 12 | 1.6 | 121 | 40.7 | 2.75 | 75% | 7 | 150 | 16 | 10 | 0.0652 | -7.13 | | Plot#4 | -1.17 | 0.164 | 12 | 0.125 | 414 | 90.7 | 2.75 | 75% | 7 | 150 | 16 | 128 | 0.2332 | -7.13 | | | -1.17 | 0.164 | 18 | 1.6 | 182 | 40.6 | 2.75 | 75% | 7 | 150 | 16 | 10 | 0.0978 | -7.13 | | | -1.17 | 0.164 | 18 | 0.125 | 628 | 83 | 2.75 | 75% | 7 | 150 | 16 | 128 | 0.3499 | -7.13 | | Tj=150°C | | | | | | · | ı | | | ı | | | • | | | Slow | -0.772 | 0.164 | 8 | 1.6 | 60 | 40.7 | 2.75 | 75% | 7 | 150 | 16 | 10 | 0.0435 | -4.71 | | | -0.772 | 0.164 | 8 | 0.125 | 182 | 97 | 2.75 | 75% | 7 | 150 | 16 | 128 | 0.1555 | -4.71 | | Plot#5 | -0.772 | 0.164 | 12 | 1.6 | 84 | 40.7 | 2.75 | 75% | 7 | 150 | 16 | 10 | 0.0652 | -4.71 | | Plot#6 | -0.772 | 0.164 | 12 | 0.125 | 279 | 93.3 | 2.75 | 75% | 7 | 150 | 16 | 128 | 0.2332 | -4.71 | | | -0.772 | 0.164 | 18 | 1.6 | 120 | 40.6 | 2.75 | 75% | 7 | 150 | 16 | 10 | 0.0978 | -4.71 | | | -0.772 | 0.164 | 18 | 0.125 | 414 | 90.7 | 2.75 | 75% | 7 | 150 | 16 | 128 | 0.3499 | -4.71 | #### Where GM: Feedback transconductance = $Icomp/V_{CC2}$ (Design value) $Icomp = Icomp/V_{CC2}$ (Design value) $Icomp = Icomp/V_{CC2}$ (Design value) Vin: Input voltage supply Ro: Load resistor Vbg:Vcomp (Design value)Lp:Primary inductanceeff:Efficiency (Assumption)fs:Switching frequency Gcomp: GM/R\_Ratio VCC2: Regulated output voltage Gtrxm: Transconductance from Vcomp to : lo: Output load current = $V_{CC2}$ / Ro $lo = Vin/Vbg \times (eff/(2 \times Lp \times fs \times Ro))1/2$ # **Bode Plots of AC Simulation Result** Figure 36 Bode Plots for Fast Corner at Tj = $-40^{\circ}$ C, GM = 1.75 $\mu$ A/V, Vin = 18V Figure 37 Bode Plots for Typical Corner at Tj = $25^{\circ}$ C, GM = $1.17 \,\mu$ A/V, Vin = 12V Figure 38 Bode Plots for Slow Corner at Tj = 150°C, GM = 0.772 $\mu$ A/V, Vin = 8 V For product information and a complete list of distributors, please go to our web site: www.broadcom.com. Broadcom, the pulse logo, Connecting everything, Avago Technologies, Avago, and the A logo are among the trademarks of Broadcom and/or its affiliates in the United States, certain other countries and/or the EU. Copyright © 2016 by Broadcom. All Rights Reserved. The term "Broadcom" refers to Broadcom Limited and/or its subsidiaries. For more information, please visit www.broadcom.com. Broadcom reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design. Information furnished by Broadcom is believed to be accurate and reliable. However, Broadcom does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others. pub-005535 - December 5, 2016